### Unit - IV

 Bipolar Junction Transistor: Physical operation, operating point, load line, self-bias circuit, single stage CE Amplifier configuration – 4 lectures

 Ideal Op- Amp, inverting, Non-inverting and Unity gain Amplifiers, integrator, Differentiator, Summer/ Subtractor – 4 lectures

# **Bipolar Junction Transistor (BJT)**

- Bipolar Junction Transistor (BJT) is a 3 terminal semiconductor device having 3 layers and 2 junctions
- It can be either n-p-n type or p-n-p type
- Two p-n junction diodes cannot be joined together to form a pnp or npn transistor
- The terminals connected with each of the 3 layers are known as Collector (C), Base (B) and Emitter (E). All these three layers are different in thickness and doping level, hence not interchangeable.



# Bipolar Junction Transistor (BJT)

- Since Collector and Emitter are of same type semiconductor but not interchangeable. So, in order to differentiate among the two we put an arrow on the Emitter in the direction of p to n always irrespective of npn or pnp transistor.
- For a transistor I<sub>E</sub> = I<sub>C</sub> + I<sub>B</sub> always

|              | Base (B) | Collector (C) | Emitter (E) |
|--------------|----------|---------------|-------------|
| Layer        | Middle   | Extreme end   | Extreme end |
| Current      | Minimum  | Moderate      | Maximum     |
| Doping Level | Minimum  | Moderate      | Maximum     |
| Thickness    | Minimum  | Maximum       | Moderate    |



## **BJT: Physical Operation**

- A transistor operates in three regions Active,
   Cutoff and Saturation
- In Active region the transistor acts as an amplifier (Analog Electronics)
- In cutoff region it acts as off switch and in saturation region it acts as on switch. These two states can be understood as corresponding to logic 0 and 1 respectively (Digital Electronics)

# BJT: As an Amplifier



In CE mode the BJT acts as an amplifier in the active region

### BJT: As a Switch



• Here output takes only 2 values  $V_{cc}$  or 0 (corresponding to logic 1 & 0) when the transistor is driven to cutoff and saturation states respectively

## BJT: an Active element & Biasing

- Transistor is an active element as it is able to produce amplified high power replica of the input waveform at its output for a sufficiently long period of time, when operates in active region. It is able to do so by taking power from the DC sources and converting that DC power into the desired AC waveform.
- Connecting suitable DC power supply with desired polarity at the input and output side of Transistor is known as biasing of the Transistor

## BJT: Different Operating modes

- Transistor is a 3 terminal device. But we need 4 terminals (2 for input side and another 2 for output side) to make an amplifier circuit. In order to achieve this we need to make one of the terminals of transistor common to both input and output side.
- Hence, a transistor can be operated in three different configurations viz. Common Emitter (CE); Common Collector (CC) and Common Base (CB)
- Out of these 3 modes CE mode is most commonly used.
   In this mode Emitter terminal is common to both input and output sides. Out of the remaining two terminals base is on input side and collector on output side.

# BJT: 3 different Operating Modes



 The input output terminals and the polarity of the DC biases on the input and output sides for the 3 different modes of operation are as shown in the figure above

### Transistor Reverse saturation currents

- There are 2 types of transistor reverse saturation currents loso and loso which flows due to minority charge carriers through the reverse bias junction. The reverse saturation currents flow due to the flow of minority charge carriers. Hence, they are independent of applied voltage and depends on temperature
- Icbo is the reverse saturation current (collector current) flowing from collector to base when the third terminal (emitter) is open circuited. Icbo is the output circuit current of CB mode when input circuit is open circuited.
- Iceo is the reverse saturation current (collector current) flowing from collector to emitter when the third terminal (base) is open circuited. Iceo is the output circuit current of CE mode when input circuit is open circuited.

#### BJT: current gains & Reverse saturation currents

- The CB configuration current gain is defined as the ratio of output current and input current in CB configuration such that  $\alpha = Ic/I_{E=} 0.98 0.99$
- Also, CE configuration current gain is defined as the ratio of output current and input current in CE configuration such that  $\beta = I_c/I_{B=} 99-100$
- ICEO > ICBO such that ICEO =  $(1+\beta)$  ICBO where  $\beta$  is the CE configuration current gain  $\beta = Ic/IB$
- Since, IE = Ic + IB
- Hence,  $\alpha = Ic/IE = Ic/(IB+Ic) = \beta/(1+\beta)$
- Also,  $\beta = Ic/IB = Ic/(IE-Ic) = \alpha/(1-\alpha)$

## BJT: Junction bias for Operating regions

| <b>Operation Regions</b> | Emitter- Base Junction | Collector- Base Junction |
|--------------------------|------------------------|--------------------------|
| Active                   | Forward bias           | Reverse bias             |
| Cut-off                  | Reverse bias           | Forward bias             |
| Saturation               | Forward bias           | Forward bias             |

- For a transistor to operate as an amplifier, it should work in active region i.e. the Emitter-base junction should be forward biased and collector-base junction should be reverse biased for all the points of applied AC voltage.
- Hence, the DC operating point should be chosen carefully so that the transistor remains in active region and not driven to cutoff or saturation for all the points of applied AC input signal.

# CE Mode: Connection of voltmeters and ammeters for input and output characteristics



 Input characteristics of CE mode is similar to the characteristics of a forward biased diode

## CE Mode: output characteristics



- Output characteristics is drawn between VCE and Ic. In active region Ic doesn't depend on VCE and is fairly constant for a given value of IB.
- The various lines are corresponding to the different values of input current IB.
- The 3 regions Active, Cutoff and Saturation are clearly visible.

## **BJT: Load Line**



- The load line is a straight line which comprises of all the points of output voltage and current (VCE and Ic) corresponding to the variation in input signal
- The KVL in the output loop gives the equation of the load line and the
   2 extreme end points are evaluated to draw the load line as shown

## BJT: DC & AC load line and Q-point



- The DC load line comprises of the points of output side corresponding to the variation in DC bias of input side, whereas the AC load line comprises of the points of the output side corresponding to the variation in AC signal at the input side.
- The AC load line has a steeper slope as compared to the DC load line as the equivalent resistance in case of AC is lower than in case of DC.
- The 2 load lines intersect at the operating point known as (Q-point)

BJT: Drawing AC load line from DC load line



- The AC load line can be drawn using AC resistance Rac to the Q-point co-ordinate VCE(Q) and Ic(Q) as shown in the figure above
- Once AC load line is drawn we can find the output side voltage and current for each and every value of the applied AC input

# BJT: Voltage divider bias or Self Bias



- In voltage divider bias, on input side 2 resistances are connected to create a voltage divider such that just one DC source is sufficient for both input and output side circuit.
- In order to solve this circuit we simply separate the input and output side of the circuit by connecting the DC source of same magnitude on input and output side.
- Then we find the equivalent Thevenin's circuit on input side as shown in the figure.
- Finally we apply KVL on both input and output sides to solve the circuit.

## BJT: Single stage CE Amplifier Configuration



- Coupling capacitors are used on both input and output sides to block the DC and pass on only the AC. The above circuit is an example of single stage amplifier.
- If two or more single stage amplifier circuits are connected in cascade then the resulting amplifier becomes multistage amplifier.

Example 5.3 A transistor is connected in CE configuration as shown in Fig. 5.12. Use the uled transistor. Determine (i)  $V_{\rm RE}$  (ii)  $I_{\rm R}$  (iii)  $I_{\rm C}$  (iv)  $V_{\rm CE}$  (v)  $I_{\rm E}$ . Solution. Given  $R_B = 470 \text{ k}\Omega$ ,  $R_C = 3.6 \text{ k}\Omega$ ,  $V_m = 15 \text{ V}$ ,  $V_0 = 15 \text{ V}$  and  $\beta_{dc} = 100$ (i) For ideal transistor, V<sub>RF</sub> =0. (ii) In determination. Apply KVL in the 4703432 input circuit (base circuit)  $V_{in} = I_{il}R_{jl} + V_{il}R_{jl} + V_{il}R_{j$  $I_B = \frac{V_{\rm in}}{R_{\rm in}} = \frac{15}{470 \times 10^3} \ (\because V_{\rm BE} = 0 \text{ V})$ Figure 5.12  $=31.9 \,\mu A$ (iii)  $I_C$  determination.  $= I_C = \beta I_B$   $= I_C = 100 \times 31.9 \,\mu\text{A} = 3.19 \,\text{mA}$ . (iv) Vir determination. Apply KVL in the output circuit i.e., collector circuit.  $V_0 = I_C R_C + V_{CV}$  $V_{\rm CE} = V_0 - I_C R_C = 15 - (3.19 \times 10^{-3}) \times 3.6 \times 10^3 = 15 - 11.48 \times 3.52 \text{ V}$ (v)  $I_p$  determination. Usually  $I_p \approx I_p$ , because  $I_p$  is very small. In this case  $I_E = I_C + I_B = 3.19 \text{ mA} + 31.9 \mu\text{A} = 3.22 \text{ mA}$ 

For ideal transistor VBE = 0 and for Si transistor VBE = 0.7 V

Problem 6.4 In a transistor amplifier as skown in Fig 6.23(a),  $R_{\rm c}=8400$ ,  $R_{\rm c}=24401$  and  $V_{\rm cc.}=24.0$ . place the d.c. load line, determine the optimize operating point. Also draw the a.c. load line.





Figure 6.23

Solution, Given  $R_C = 8 \, \mathrm{k} \Omega$ ,  $R_L = 24 \, \mathrm{k} \Omega$  and  $V_{\mathrm{CC}} = 24 \, \mathrm{V}$ 

(4) (i)  $I_{\rm c}$  (saturation), when  $V_{\rm CF}$  =0, is given by

$$I_C = \frac{V_{CC}}{R_c} = \frac{24}{8 \times 10^3} = 3 \text{ mA}.$$

(Point B)

(ii) 
$$V_{CE}$$
 (cut-off), when  $I_C = 0.7.e_{-}$   $V_{CE} = V_{CC} = 24$  V

(Point A)

- de load line is a line consecting two points A and B on the output characteristic curves.
- (b) Options operating point. Midway of the load line AB provides the optimum or maximum operating point  $I_C(\mathbb{Q})$  and  $V_C(\mathbb{Q})$ .

be thus case 
$$I_C(Q) = \frac{I_C}{2} = 1.8$$
 mA, and  $V_{CL}(Q) = \frac{24}{2} = 12$  V

(c) ac load line. 
$$I_C$$
 (saturation) =  $I_C(Q) + \frac{V_{CE}(Q)}{R_{ac}} = 1.5 + \frac{12}{6 \times 10^3} = 3.5 \text{ mA}$  (Point D) and 
$$V_{CE} \text{ (cut-off)} = V_{CE}(Q) + I_C(Q) \times R_{ac}$$

$$= 12 + (1.5) \times 10^{-3} \times 6 \times 10^3 = 21 \text{ V}$$
 (Point C) 
$$\{ \because R_{ac} = R_C \mid |R_L = \frac{R_C \cdot R_L}{R_C + R_c} = \frac{8 \times 24}{8 \times 24} = 6 \text{ kg} \}$$

Problem 6.5 Determine the Ic and Ver for the voltage divider bias configuration of Fig. 6.24.

Solution, Given:

$$V_{\rm CC}=-18\,{\rm V},~~R_1=47\,{\rm k}\Omega,$$
   
  $R_2=10\,{\rm k}\Omega,~~R_{\rm C}=2.4\,{\rm k}\Omega$  and  $R_{\rm E}=1.1\,{\rm k}\Omega.$ 

(i) From Fig. 6.24,

$$V_{\rm B} = \left(\frac{V_{\rm CC}}{R_1 + R_2}\right) R_2 = \frac{-18 \times 10}{47 + 10} = -3.16 \text{ V}.$$

(ii) Apply KVL in base-emitter loop:

$$V_E = V_B - V_{RE} = -3.16 - (-0.7)$$
  
(For silicon transistor  $V_{BB} = 0.7 \text{ V}$ )  
= -2.46 V

10 kg

Figure 6.24

Therefore current in  $R_E$ ,

$$I_E = \frac{V_E}{R_E} = \frac{2.46}{1.1 \times 10^3} = 2.24 \text{ mA}$$

(iii) Now consider collector-emitter loop for V<sub>cr</sub>:

$$V_{CC} = I_C R_C + I_E R_E - V_{CE}$$

$$V_{CE} = +(I_C R_C + I_E R_E) - V_{CC} = +I_C (R_C + R_E) - V_{CC}$$

$$= +2.24 \times 10^{-3} \times (2.4 + 1.1) \times 10^3 - 18 = 7.84 - 18 = -10.16 \text{ V}$$
Thus
$$I_{CE} = I_C R_C + I_E R_E - V_{CE}$$

$$= +2.24 \times 10^{-3} \times (2.4 + 1.1) \times 10^3 - 18 = 7.84 - 18 = -10.16 \text{ V}$$

 $I_C = I_E = 2.24 \text{ mA}$  and  $V_{CE} = -10.16 \text{ V}$ Thus



 Here the lower point should be taken as reference at 0 V

Solution, Given values, 
$$V_{\rm GC}=15$$
 V,  $R_1=100$  kG,  $R_2=18$  kO,  $R_C=4.7$  kO,  $R_A=1$  kO.

Figure 6.30 shows the Thevenin's equivalent circuit. White

$$R_{TH} = \frac{R_1 R_2}{R_1 R_2} + \frac{100 \times 18}{100 \times 18} + 15.25 \text{ km}$$

$$V_{DV} = \left(\frac{V_{CC}}{E_1 + E_2}\right) R_2 = \left(\frac{15}{100 + 18}\right) * 18 \approx 2.29 \text{ V}$$

Case 1. When  $\bar{p} = 80$  and  $V_{pq} = 0.8 \text{ V}$ 



$$\begin{aligned} & V_{DR} = I_B R_{DR} + V_{RE} + I_E R_E \\ & \Rightarrow \quad I_B = \frac{V_{DR} - V_{RE}}{R_{DR} + (1 + \beta) R_E} \end{aligned}$$

(ii) 
$$I_C(Q) = \beta I_B = 80 \times 0.0175 = 1.40 \text{ mA}$$

(iii) 
$$V_{CE}(Q) = V_{CC} - I_C(R_C + R_E) - 15 - 1.40(4.7 + 1) = 7.02 \text{ V}$$

Case 2. When  $\beta = 100$  and  $V_{\beta, \gamma} = 0.25$  V

$$\langle \beta \rangle = \frac{V_{TH} - V_{\beta\beta}}{R_{TH} + (1+\beta) R_2}$$

(ii) 
$$I_C(Q) = \beta I_A = 100 \times 0.0175 = 1.75 \text{ mA}.$$

(iii) 
$$V_{CE}(Q) = V_{CE} - I_C(R_C + R_E) = 15 - 1.75 (4.7 + 1) = 5.02 \text{ V}$$



Figure 6.20 Theoretic's equivalent com-